by the Japan Science of Applied Physics

# Effect of fabrication process on hysteresisy of carbon nanotube FETs

H. Shimauchi<sup>1</sup>, Y. Ohno<sup>1,2</sup>, S. Kishimoto<sup>1</sup>, and T. Mizutani<sup>1</sup>

<sup>1</sup>Dept. of Quantum Eng., Nagoya Univ., Furo-cho, Chikusa-ku, Nagoya 464-8603, Japan

<sup>2</sup>PRESTO/JST, 4-1-8 Honcho Kawaguchi, Saitama 332-0012, Japan

Phone: +81-52-789-5387, Fax: +81-52-789-5232, E-mail: yohno@nuee.nagoya-u.ac.jp

## 1. INTRODUTION

Carbon nanotube field-effect transistors (CNTFETs) have great advantages over the conventional Si MOS FETs because of their high transconductance and large current driving capability. However, CNTFETs exhibit a large hysteresis in the  $I_D$ - $V_{GS}$  characteristics. W. Kim *et al.* have reported that the water molecules on the device surface are the origin of the large hysteresis, which can be suppressed by surface passivation using PMMA [1]. In our experiments, however, the reproducibility was quite poor. In this study, we have statistically studied the hysteresis and the passivation process. The reproducibility of the passivation has been improved by introducing cleaning process before the PMMA passivation.

### 2. EXPERIMENTS

Figure 1 shows a schematic device structure of the fabricated nanotube FETs [2]. The SWNTs were grown directly on the Si wafer by alcohol catalytic chemical vapor deposition [3]. The present passivation process consists of two steps; a surface coating with PMMA (~2  $\mu$ m) followed by baking at 180°C for 24 h, and a subsequent SiO<sub>2</sub> (100 nm) cover layer deposition on the PMMA. This cover layer was introduced to secure long-term stability of the passivation. Figure 2 shows the  $I_D$  as a function of the  $V_{GS}$  of the SiO<sub>2</sub>/PMMA-passivated device. Here, the  $V_{DS}$  was -0.1 V. This device exhibited negligible hysteresis in the ambient atmosphere. The hysteresis has been suppressed at least for a month. However, the effect of the passivation on the hysteresis depends on devices. In the present case, the passivation was effective only for one device, and did not work for most devices as shown in the histogram of Fig. 3(a).

We have found that the poor reproducibility is related to the device fabrication process, as it will be discussed below. Figure 4(a) shows the variation of hysteresis by baking in vacuum  $(200^{\circ}\text{C}, 1 \times 10^{-3} \text{ Pa})$  for two batches, with and without the process to form the source and drain electrodes. In the latter case, the catalysts were used as the source and drain electrodes. The hysteresis decreased with baking time for both batches. This is because of the desorption of water molecules near the nanotube. Figure 4(b) is a comparison of the hysteresis between two batches after baking for 96 h. It should be noted that the hysteresis voltage width and the dispersion of the batch without the contact formation process is much smaller than those of the batch with the process. This shows that the hysteresis is related to the contact formation process. The most plausible factor impeding the decrease in the hysteresis is the scum of the photoresist.

In order to remove the scum of the photoresist, we introduced the cleaning process using  $H_2SO_4$ : $H_2O_2$  (4:1) before the SiO<sub>2</sub>/PMMA passivation process. Figure 3(b) shows histogram of the hysteresis voltage width of the devices with the cleaning process. In this case, the hysteresis was reduced for most devices by the passivation. The long-term stability was also confirmed.

### 3. SUMMARY

We have shown that the hysteresis of nanotube FETs is related to the fabrication process using photoresist. By introducing cleaning process before the passivation, the reproducibility of the passivation was drastically improved. Long-term stability of the passivation was secured by a  $SiO_2$  cover layer on the PMMA passivation film.

### REFERENCES

[1] W. Kim, A. Javey, O.Vermesh, Q.Wang, Y. Li. and H. Dai, Nano Lett. 3, 193 (2003).

[2] Y. Ohno, S. Iwatsuki, T. Hiraoka, T. Okazaki, S. Kishimoto, K, Maezawa, S. Shinohara, and T. Mizutani, Jpn. Appl. Phys. 42, 4116 (2003).

[3]Y. Murakami, Y. Miyauchi, S. Chiashi, and S. Maruyama, Chem. Phys. Lett. 374, 53 (2003).





Fig. 3 Histogram of the hysteresis voltage width of the devices with  $SiO_2/PMMA$  passivation; (a) without cleaning process, and (b) with cleaning process.



Fig. 4 Effect of process to form contact electrodes. (a) Variation of hysteresis by baking in vacuum for batches with and without process. (b) Comparision of hysteresis voltage width between two batches with and without process after baking for 96 h.